











### SN65HVD1780, SN65HVD1781, SN65HVD1782

SLLS877G - DECEMBER 2007 - REVISED AUGUST 2015

# SN65HVD178x Fault-Protected RS-485 Transceivers With 3.3-V to 5-V Operation

## **Features**

- Bus-Pin Fault Protection to:
  - > ±70 V (SN65HVD1780, SN65HVD1781)
  - > ±30 V (SN65HVD1782)
- Operation With 3.3-V to 5-V Supply Range
- ±16-kV HBM Protection on Bus Pins
- Reduced Unit Load for Up to 320 Nodes
- Failsafe Receiver for Open-Circuit, Short-Circuit, and Idle-Bus Conditions
- Low Power Consumption
  - Low Standby Supply Current, 1 µA Maximum
  - I<sub>CC</sub> 4-mA Quiescent Current During Operation
- Pin-Compatible With Industry-Standard SN75176
- Signaling Rates of 115 kbps, 1 Mbps, and up to 10 Mbps

## **Applications**

- **HVAC Networks**
- Security Electronics
- **Building Automation**
- Telecommunication Equipment
- Motion Control
- Industrial Networks

## 3 Description

The SN65HVD178x devices are designed to survive overvoltage faults such as direct shorts to power supplies, mis-wiring faults, connector failures, cable crushes, and tool mis-applications. The devices are also robust to ESD events with high levels of protection to the human-body-model specification.

The SN65HVD178x devices combine a differential driver and a differential receiver, which operate from a single power supply. In the SN65HVD1782, the driver differential outputs and the receiver differential inputs are connected internally to form a bus port half-duplex suitable for (two-wire communication. This port features a wide commonmode voltage range, making the devices suitable for multipoint applications over long cable runs. These devices are characterized from -40°C to 125°C. These devices are pin-compatible with the industrystandard SN75176 transceiver, making them drop-in upgrades in most systems.

These devices are fully compliant with ANSI TIA/EIA 485-A with a 5-V supply and can operate with a 3.3-V supply with reduced driver output voltage for lowpower applications. For applications where operation is required over an extended common-mode voltage range, see the SN65HVD1785 (SLLS872) data sheet.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |  |
|-------------|----------|-------------------|--|
| SN65HVD178x | SOIC (8) | 4.90 mm × 3.91 mm |  |
|             | PDIP (8) | 9.81 mm × 6.35 mm |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Protection Against Bus Shorts**





| Table of Contents | Tabl | e | of | Contents |
|-------------------|------|---|----|----------|
|-------------------|------|---|----|----------|

| 1 | Features 1                                                        |    | 9.2 Functional Block Diagram                     | 14             |
|---|-------------------------------------------------------------------|----|--------------------------------------------------|----------------|
| 2 | Applications 1                                                    |    | 9.3 Feature Description                          | 14             |
| 3 | Description 1                                                     |    | 9.4 Device Functional Modes                      | 1              |
| 4 | Revision History2                                                 | 10 | Application and Implementation                   | 17             |
| 5 | Device Comparison Table 4                                         |    | 10.1 Application Information                     | 1              |
| 6 | Pin Configuration and Functions 4                                 |    | 10.2 Typical Application                         | 17             |
| 7 | Specifications                                                    | 11 | Power Supply Recommendations                     | 2 <sup>2</sup> |
| ′ | 7.1 Absolute Maximum Ratings                                      | 12 | Layout                                           | 2 <sup>-</sup> |
|   | 7.1 Absolute Maximum Ratings                                      |    | 12.1 Layout Guidelines                           |                |
|   | 7.2 ESD Ratings: JEDEC                                            |    | 12.2 Layout Example                              | 2              |
|   | 7.4 Recommended Operating Conditions                              | 13 | Device and Documentation Support                 | 22             |
|   | 7.5 Thermal Information                                           |    | 13.1 Device Support                              |                |
|   | 7.6 Electrical Characteristics 6                                  |    | 13.2 Documentation Support                       |                |
|   | 7.7 Power Dissipation Characteristics                             |    | 13.3 Related Links                               |                |
|   | 7.8 Switching Characteristics                                     |    | 13.4 Community Resources                         | 2              |
|   | 7.9 Typical Characteristics                                       |    | 13.5 Trademarks                                  |                |
| 8 | Parameter Measurement Information                                 |    | 13.6 Electrostatic Discharge Caution             | 2              |
| - |                                                                   |    | 13.7 Glossary                                    |                |
| 9 | Detailed Description         14           9.1 Overview         14 | 14 | Mechanical, Packaging, and Orderable Information | 2              |
|   |                                                                   |    |                                                  |                |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI       | nanges from Revision F (August 2012) to Revision G                                                                                                                                                                                                                                                                           | Page |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •        | Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section |      |
| CI       | nanges from Revision E (September 2008) to Revision F                                                                                                                                                                                                                                                                        | Page |
| •        | Deleted text from the first Description paragraph - The internal current-limit circuits allow fault survivability without causing the high bus currents that otherwise might damage external components or power supplies.                                                                                                   | 1    |
| •        | Changed From: Voltage input range, transient pulse, A and B, through 100 $\Omega$ in the ABS MAX RATINGS table To: Transient overvoltage pulse through 100 $\Omega$ per TIA-485                                                                                                                                              | 4    |
| •<br>_   | Changed Figure 13 title From: Measurement of Receiver Enable Times With Driver Disabled To: Measurement of Receiver Enable Times With Driver Disabled                                                                                                                                                                        | 13   |
| CI       | nanges from Revision D (August 2008) to Revision E                                                                                                                                                                                                                                                                           | Page |
| •        | Changed Bus input current (disabled driver), separating the condition for the different devices                                                                                                                                                                                                                              | 6    |
| CI       | nanges from Revision C (July 2008) to Revision D                                                                                                                                                                                                                                                                             | Page |
| <u>•</u> | Changed Receiver propagation delay max value From: 70 ns To: 80 ns.                                                                                                                                                                                                                                                          | 8    |
| CI       | nanges from Revision B (April 2008) to Revision C                                                                                                                                                                                                                                                                            | Page |
| •        | Added two new part numbers 1780 and 1782                                                                                                                                                                                                                                                                                     | 1    |
| •        | Deleted Features Bullet: Designed for RS-485 and RS-422 Networks                                                                                                                                                                                                                                                             | 1    |

Submit Documentation Feedback

Copyright © 2007–2015, Texas Instruments Incorporated

Changed making it a drop-in upgrade for most devices -to- making them drop-in upgrades in most systems....... 1





| Changes from Revision A (January 2008) to Revision B                                        | Page |
|---------------------------------------------------------------------------------------------|------|
| • Changed the I <sub>OS</sub> Min value From: -150 To: -200 and Max value From: 150 To: 200 | 6    |
| Changes from Original (December 2007) to Revision A                                         | Page |
|                                                                                             |      |
| Changed Receiver propagation delay max value From: 50 ns To: 70 ns                          | 8    |

Submit Documentation Feedback

3



## 5 Device Comparison Table

| TRANSCEIVER | SIGNALING RATE | NUMBER OF NODES |
|-------------|----------------|-----------------|
| SN65HVD1780 | Up to 115 kbps | Up to 320       |
| SN65HVD1781 | Up to 1 Mbps   | Up to 320       |
| SN65HVD1782 | Up to 10 Mbps  | Up to 64        |

## 6 Pin Configuration and Functions

#### D Package and P Package 8-Pin SOIC and 8-Pin PDIP Top View



#### **Pin Functions**

| PIN             |        | 1/0                 | DESCRIPTION                                          |  |  |
|-----------------|--------|---------------------|------------------------------------------------------|--|--|
| NAME            | NUMBER | 1/0                 | DESCRIPTION                                          |  |  |
| A               | 6      | Bus input/output    | Driver output or receiver input (complimentary to B) |  |  |
| В               | 7      | Bus<br>input/output | Driver output or receiver input (complimentary to A) |  |  |
| D               | 4      | Digital input       | Driver data input                                    |  |  |
| DE              | 3      | Digital input       | Driver enable high                                   |  |  |
| GND             | 5      | Reference potential | Local device ground                                  |  |  |
| R               | 1      | Digital output      | Receive data output                                  |  |  |
| RE              | 2      | Digital input       | Receiver enable low                                  |  |  |
| V <sub>CC</sub> | 8      | Supply              | 4.5-V to 5.5-V supply                                |  |  |

## 7 Specifications

## 7.1 Absolute Maximum Ratings<sup>(1)</sup>

|                                                              |                          |           | MIN  | MAX                   | UNIT |  |
|--------------------------------------------------------------|--------------------------|-----------|------|-----------------------|------|--|
| Supply voltage, V <sub>CC</sub>                              |                          |           | -0.5 | 7                     | V    |  |
| Maltana at hua nia                                           | SN65HVD1780, SN65HVD1781 | A, B pins | -70  | 70                    |      |  |
| Voltage at bus pin                                           | SN65HVD1782              | A, B pins | -70  | 30                    | V    |  |
| Input voltage at any logic pin                               |                          |           | -0.3 | V <sub>CC</sub> + 0.3 | V    |  |
| Transient overvoltage pulse through 100 $\Omega$ per TIA-485 |                          | -70       | 70   | V                     |      |  |
| Receiver output current                                      |                          | -24       | 24   | mA                    |      |  |
| Junction temperature, T <sub>J</sub>                         |                          |           | 170  | °C                    |      |  |
| Storage temperature, T <sub>stg</sub>                        |                          |           |      |                       | °C   |  |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



## 7.2 ESD Ratings: JEDEC

|                                             |               |                                                             | VALUE                         | UNIT   |   |
|---------------------------------------------|---------------|-------------------------------------------------------------|-------------------------------|--------|---|
| V <sub>(ESD)</sub> Electrostation discharge |               | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all     | Bus pins and GND              | ±16000 |   |
|                                             | Electrostatic | pins <sup>(1)</sup>                                         | All pins                      | ±4000  | V |
|                                             | discharge     | Charged device model (CDM), per JEDEC specification JESD22- | C101, all pins <sup>(2)</sup> | ±2000  |   |
|                                             |               | Machine model JEDEC Standard 22, Test Method A115, all pins |                               | ±400   | V |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
 JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 7.3 ESD Ratings: IEC

|                    |                         |                                                            | VALUE  | UNIT |
|--------------------|-------------------------|------------------------------------------------------------|--------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | IEC 60749-26 ESD (human body model), bus terminals and GND | ±16000 | V    |

## 7.4 Recommended Operating Conditions

|                   |                                                                              |                           | MIN  | NOM | MAX      | UNIT  |
|-------------------|------------------------------------------------------------------------------|---------------------------|------|-----|----------|-------|
| $V_{CC}$          | Supply voltage                                                               |                           | 3.15 | 5   | 5.5      | V     |
| $V_{I}$           | Input voltage at any bus terminal (separately or common mode) <sup>(1)</sup> |                           | -7   |     | 12       | V     |
| $V_{IH}$          | High-level input voltage (driver, driver enable, and receiver enable inputs) |                           | 2    |     | $V_{CC}$ | V     |
| $V_{IL}$          | Low-level input voltage (driver, driver enable, and                          | d receiver enable inputs) | 0    |     | 0.8      | V     |
| $V_{ID}$          | Differential input voltage                                                   |                           | -12  |     | 12       | V     |
|                   | Output current, driver                                                       |                           | -60  |     | 60       | mA    |
| IO                | Output current, receiver                                                     | -8                        |      | 8   | mA       |       |
| $R_L$             | Differential load resistance                                                 |                           | 54   | 60  |          | Ω     |
| $C_L$             | Differential load capacitance                                                |                           |      | 50  |          | pF    |
|                   |                                                                              | SN65HVD1780               |      |     | 115      | kbps  |
| 1/t <sub>UI</sub> | Signaling rate                                                               | SN65HVD1781               |      |     | 1        | Missa |
|                   |                                                                              | SN65HVD1782               |      |     | 10       | Mbps  |
| _                 | Operating free-air temperature (See <i>Power</i>                             | 5-V supply                | -40  |     | 105      | °C    |
| T <sub>A</sub>    | Dissipation Characteristics)                                                 | 3.3-V supply              | -40  |     | 125      |       |
| TJ                | Junction temperature                                                         |                           | -40  |     | 150      | °C    |

<sup>(1)</sup> By convention, the least positive (most negative) limit is designated as minimum in this data sheet.

## 7.5 Thermal Information

|                                             |                                                                 |                    | SN65H    | VD178x |      |
|---------------------------------------------|-----------------------------------------------------------------|--------------------|----------|--------|------|
|                                             | THERMAL METRIC <sup>(1)</sup>                                   | D (SOIC)           | P (PDIP) | UNIT   |      |
|                                             |                                                                 |                    | 8 PINS   | 8 PINS |      |
| D. Junction to ambient the small registeres |                                                                 | JEDEC high-K model | 138      | 59     | 900  |
| $R_{\theta JA}$                             | Junction-to-ambient thermal resistance                          | JEDEC low-K model  |          | 128    | °C/W |
| $R_{\theta JC(top)}$                        | R <sub>eJC(top)</sub> Junction-to-case (top) thermal resistance |                    |          | 61     | °C/W |
| $R_{\theta JB}$                             | · · ·                                                           |                    |          | 39     | °C/W |
| ΨЈТ                                         | Ψ <sub>JT</sub> Junction-to-top characterization parameter      |                    | 3.4      | 17.6   | °C/W |
| ΨЈВ                                         | Ψ <sub>JB</sub> Junction-to-board characterization parameter    |                    | 33.4     | 28.3   | °C/W |
| R <sub>0JC(bot)</sub>                       | Junction-to-case (bottom) thermal resistance                    |                    | N/A      | N/A    | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

Copyright © 2007-2015, Texas Instruments Incorporated



## 7.6 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                       | PARAMETER                                                                      | TEST CO                                                            | ONDITIONS             |                                                                                                                            | MIN  | TYP                   | MAX | UNIT |  |
|-----------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------|------|-----------------------|-----|------|--|
|                       |                                                                                | $R_L = 60 \Omega, 4.75 V \le V_{CC} 375 \Omega C$                  | on each output        | T <sub>A</sub> < 85°C                                                                                                      | 1.5  |                       |     |      |  |
|                       |                                                                                | to –7 V to 12 V<br>Figure 6                                        |                       | T <sub>A</sub> < 125°C                                                                                                     | 1.4  |                       |     |      |  |
|                       |                                                                                | $R_L = 54 \Omega$ ,                                                |                       | T <sub>A</sub> < 85°C                                                                                                      | 1.7  | 2                     |     |      |  |
| V <sub>OD</sub>       | Driver differential output                                                     | $4.75 \text{ V} \le \text{V}_{CC} \le 5.25 \text{ V}$              |                       | T <sub>A</sub> < 125°C                                                                                                     | 1.5  |                       |     | V    |  |
|                       | voltage magnitude                                                              | $R_L = 54 \Omega$ , 3.15 V $\leq$ V <sub>CC</sub> $\leq$ 3.45 V    |                       |                                                                                                                            | 0.8  | 1                     |     |      |  |
|                       |                                                                                | $R_L = 100 \Omega$                                                 |                       | T <sub>A</sub> < 85°C                                                                                                      | 2.2  | 2.5                   |     |      |  |
|                       |                                                                                | 4.75 V ≤ V <sub>CC</sub> ≤ 5.25 V                                  |                       | T <sub>A</sub> < 125°C                                                                                                     | 2    |                       |     |      |  |
| $\Delta  V_{OD} $     | Change in magnitude of driver differential output voltage                      | $R_L = 54 \Omega$                                                  |                       |                                                                                                                            | -50  | 0                     | 50  | mV   |  |
| V <sub>OC(SS)</sub>   | Steady-state common-mode output voltage                                        |                                                                    |                       |                                                                                                                            | 1    | V <sub>CC</sub> /2    | 3   | V    |  |
| $\Delta V_{OC}$       | Change in differential driver output common-mode voltage                       |                                                                    |                       |                                                                                                                            | -50  | 0                     | 50  | mV   |  |
| V <sub>OC(PP)</sub>   | Peak-to-peak driver common-<br>mode output voltage                             | Center of two 27-Ω load resistors<br>See Figure 7                  | s                     |                                                                                                                            |      | 500                   |     | mV   |  |
| C <sub>OD</sub>       | Differential output capacitance                                                |                                                                    |                       |                                                                                                                            |      | 23                    |     | pF   |  |
| V <sub>IT+</sub>      | Positive-going receiver differential input voltage threshold                   |                                                                    |                       |                                                                                                                            |      | -100                  | -35 | mV   |  |
| $V_{IT-}$             | Negative-going receiver<br>differential input voltage<br>threshold             |                                                                    |                       |                                                                                                                            | -180 | -150                  |     | mV   |  |
| $V_{HYS}$             | Receiver differential input voltage threshold hysteresis $(V_{IT+} - V_{IT-})$ |                                                                    |                       |                                                                                                                            | 30   | 50                    |     | mV   |  |
| V <sub>OH</sub>       | Receiver high-level output voltage                                             | I <sub>OH</sub> = -8 mA                                            |                       |                                                                                                                            | 2.4  | V <sub>CC</sub> - 0.3 |     | ٧    |  |
| V <sub>OL</sub>       | Receiver low-level output                                                      | I <sub>OL</sub> = 8 mA                                             |                       | T <sub>A</sub> < 85°C                                                                                                      |      | 0.2                   | 0.4 | V    |  |
| VOL                   | voltage                                                                        | IOL - O IIIA                                                       |                       | T <sub>A</sub> < 125°C                                                                                                     |      |                       | 0.5 | V    |  |
| I <sub>I(LOGIC)</sub> | Driver input, driver enable, and receiver enable input current                 |                                                                    |                       |                                                                                                                            | -50  |                       | 50  | μA   |  |
| l <sub>oz</sub>       | Receiver output high-<br>impedance current                                     | $V_{O} = 0 \text{ V or } V_{CC}, \overline{RE} \text{ at } V_{CC}$ |                       |                                                                                                                            | -1   |                       | 1   | μΑ   |  |
| I <sub>os</sub>       | Driver short-circuit output current                                            |                                                                    |                       |                                                                                                                            | -200 |                       | 200 | mA   |  |
|                       |                                                                                |                                                                    | V <sub>I</sub> = 12 V | 1780, 1781                                                                                                                 |      | 75                    | 100 |      |  |
| l                     | Bus input current (disabled                                                    | V <sub>CC</sub> = 3.15 to 5.5 V or                                 | V  - 12 V             | 1782                                                                                                                       |      | 400                   | 500 | μA   |  |
| I <sub>I(BUS)</sub>   | driver)                                                                        | $V_{CC} = 0 \text{ V}, \text{ DE at } 0 \text{ V}$                 | V <sub>1</sub> = -7 V | 1780, 1781                                                                                                                 | -60  | -40                   |     | μΑ   |  |
|                       |                                                                                |                                                                    | *i= . *               | 1782                                                                                                                       | -400 | -300                  |     |      |  |
|                       |                                                                                | Driver and receiver enabled                                        |                       | DE = V <sub>CC</sub> ,<br>RE = GND,<br>no load                                                                             |      | 4                     | 6   |      |  |
|                       |                                                                                | Driver enabled, receiver disabled                                  | d                     | $\begin{aligned} \text{DE} &= \text{V}_{\text{CC}}, \\ \text{RE} &= \text{V}_{\text{CC}}, \\ \text{no load} \end{aligned}$ |      | 3                     | 5   | mA   |  |
|                       |                                                                                | Driver disabled, receiver enabled                                  | d                     | DE = GND,<br>RE = GND,<br>no load                                                                                          |      | 2                     | 4   |      |  |
| lcc                   | Supply current (quiescent)                                                     | Drive and receiver disabled (1)                                    | odby mode)            | $DE = GND, \\ D = open, \\ RE = V_{CC}, \\ no load, \\ T_A < 85^{\circ}C$                                                  |      | 0.15                  | 1   |      |  |
|                       |                                                                                | Drive and receiver disabled (star                                  | naby mode)            | $DE = GND, \\ D = open, \\ RE = V_{CC}, \\ no load, \\ T_A < 125^{\circ}C$                                                 |      |                       | 12  | μА   |  |
|                       | Supply current (dynamic)                                                       | See Typical Characteristics                                        |                       | 1                                                                                                                          | 1    |                       |     |      |  |



## 7.7 Power Dissipation Characteristics

over operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                             | TEST CONDITIONS                                                                                                                                                                                                         | MAX                                                                                                                                    | UNIT |  |
|-----------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------|--|
|                 |                                       | $\begin{split} &V_{CC}=5.5 \text{ V, T}_{J}=150^{\circ}\text{C, R}_{L}=300 \Omega,\\ &C_{L}=50 \text{ pF (driver),}\\ &C_{L}=15 \text{ pF (receiver)}\\ &5\text{-V supply, unterminated} \end{split}$                   | 290                                                                                                                                    |      |  |
| P <sub>D</sub>  | Power dissipation                     | $\begin{split} &V_{CC}=5.5 \text{ V, } T_J=150^{\circ}\text{C, } R_L=100 \Omega, \\ &C_L=50 \text{ pF (driver),} \\ &C_L=15 \text{ pF (receiver)} \\ &5\text{-V supply, } RS\text{-}422 \text{ load}^{(1)} \end{split}$ | 320                                                                                                                                    | mW   |  |
|                 |                                       |                                                                                                                                                                                                                         | $V_{CC}$ = 5.5 V, $T_J$ = 150°C, $R_L$ = 54 Ω, $C_L$ = 50 pF (driver), $C_L$ = 15 pF (receiver) 5-V supply, RS-485 load <sup>(1)</sup> | 400  |  |
| T <sub>SD</sub> | Thermal-shutdown junction temperature |                                                                                                                                                                                                                         | 170                                                                                                                                    | °C   |  |

<sup>(1)</sup> Driver and receiver enabled, 50% duty cycle square-wave signal at signaling rate: 1 Mbps.

## 7.8 Switching Characteristics

over recommended operating conditions (unless otherwise noted)

|                                     | PARAMETER                                                                   | TEST                                                   | CONDITIONS                            | MIN | TYP | MAX | UNIT |
|-------------------------------------|-----------------------------------------------------------------------------|--------------------------------------------------------|---------------------------------------|-----|-----|-----|------|
| DRIVER (SN                          | 65HVD1780)                                                                  |                                                        |                                       |     |     |     |      |
|                                     | Driver differential output rise or fall                                     | $R_L = 54 \Omega$ ,                                    | 3.15 V < V <sub>CC</sub> < 3.45 V     | 0.4 | 1.4 | 1.8 |      |
| t <sub>r</sub> , t <sub>f</sub>     | time                                                                        | C <sub>L</sub> = 50 pF,<br>See Figure 8                | 3.15 V < V <sub>CC</sub> < 5.5 V      | 0.4 | 1.7 | 2.6 | μs   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Driver propagation delay                                                    | $R_L = 54 \Omega$ ,<br>$C_L = 50 pF$ ,<br>See Figure 8 |                                       | 0.8 | 2   | μs  |      |
| t <sub>SK(P)</sub>                  | Driver differential output pulse skew, $ t_{PHL} - t_{PLH} $                | $R_L = 54 \Omega$ ,<br>$C_L = 50 pF$ ,<br>See Figure 8 |                                       |     | 20  | 250 | ns   |
| $t_{PHZ},t_{PLZ}$                   | Driver disable time                                                         | See Figure 9 and F                                     | Figure 10                             |     | 0.1 | 5   | μs   |
| l                                   | D:                                                                          | Receiver enabled                                       | See Figure 9 and Figure 10            |     | 0.2 | 3   |      |
| t <sub>PZH</sub> , t <sub>PZL</sub> | Driver enable time                                                          | Receiver disabled                                      | See Figure 9 and Figure 10            |     | 3   | 12  | μs   |
| DRIVER (SN                          | 65HVD1781)                                                                  |                                                        |                                       |     |     |     |      |
| t <sub>r</sub> , t <sub>f</sub>     | Driver differential output rise or fall time                                | $R_L = 54 \Omega$ , $C_L = 50 pF$ , See Figure 8       |                                       | 50  |     | 300 | ns   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Driver propagation delay                                                    | $R_L = 54 \Omega, C_L = 50$                            | ) pF, See Figure 8                    |     |     | 200 | ns   |
| t <sub>SK(P)</sub>                  | Driver differential output pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub> | $R_L = 54 \Omega, C_L = 50$                            | ) pF, See Figure 8                    |     |     | 25  | ns   |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | Driver disable time                                                         | See Figure 9 and F                                     | Figure 10                             |     |     | 3   | μs   |
|                                     | Discount to the                                                             | Receiver enabled                                       | See Figure 9 and Figure 10            |     |     | 300 | ns   |
| t <sub>PZH</sub> , t <sub>PZL</sub> | Driver enable time                                                          | Receiver disabled                                      | See Figure 9 and Figure 10            |     |     | 10  | μs   |
| DRIVER (SN                          | 65HVD1782)                                                                  |                                                        |                                       |     |     |     |      |
|                                     | Driver differential output rise or fall                                     | $R_1 = 54 \Omega$                                      | All V <sub>CC</sub> and Temperature   |     |     | 50  |      |
| t <sub>r</sub> , t <sub>f</sub>     | time                                                                        | $C_L = 50 \text{ pF}$                                  | V <sub>CC</sub> > 4.5 V and T < 105°C |     | 16  |     | ns   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Driver propagation delay                                                    | $R_L = 54 \Omega,$ $C_L = 50 \text{ pF}$               | See Figure 8                          |     |     | 55  | ns   |
| t <sub>SK(P)</sub>                  | Driver differential output pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub> | $R_L = 54 \Omega$ ,<br>$C_L = 50 pF$                   | See Figure 8                          |     |     | 10  | ns   |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | Driver disable time                                                         | See Figure 9 and F                                     | Figure 10                             |     |     | 3   | μs   |

Copyright © 2007–2015, Texas Instruments Incorporated



## **Switching Characteristics (continued)**

over recommended operating conditions (unless otherwise noted)

|                                           | PARAMETER                           | TEST (                                   | CONDITIONS                  | MIN | TYP | MAX | UNIT |
|-------------------------------------------|-------------------------------------|------------------------------------------|-----------------------------|-----|-----|-----|------|
|                                           | Driver analyla time                 | Receiver enabled                         | See Figure 9 and Figure 10  |     |     | 300 | ns   |
| t <sub>PZH</sub> , t <sub>PZL</sub>       | Driver enable time                  | Receiver disabled                        | See Figure 9 and Figure 10  |     |     | 9   | μs   |
| RECEIVER                                  |                                     |                                          |                             |     |     |     |      |
| t <sub>r</sub> , t <sub>f</sub>           | Receiver output rise or fall time   | C <sub>L</sub> = 15 pF,<br>See Figure 11 | All devices                 |     | 4   | 15  | ns   |
| t <sub>PHL</sub> , t <sub>PLH</sub>       | Receiver propagation delay time     | C <sub>L</sub> = 15 pF,                  | SN65HVD1780,<br>SN65HVD1781 |     | 100 | 200 | ns   |
| 11127 1 211                               | , , ,                               | See Figure 11                            | SN65HVD1782                 |     |     | 80  |      |
| t <sub>SK(P)</sub>                        | Receiver output pulse skew,         | C <sub>L</sub> = 15 pF,                  | SN65HVD1780,<br>SN65HVD1781 |     | 6   | 20  | ns   |
| 2.1(. /                                   | t <sub>PHL</sub> – t <sub>PLH</sub> | See Figure 11                            | SN65HVD1782                 |     | 5   |     |      |
| t <sub>PLZ</sub> , t <sub>PHZ</sub>       | Receiver disable time               | Driver enabled, See Figure 12            |                             |     | 15  | 100 | ns   |
| t <sub>PZL(1)</sub> , t <sub>PZH(1)</sub> | Descriver enable time               | Driver enabled, Se                       |                             | 80  | 300 | ns  |      |
| $t_{PZL(2)}$ , $t_{PZH(2)}$               | Receiver enable time                | Driver disabled, Se                      | ee Figure 13                |     | 3   | 9   | μs   |



## 7.9 Typical Characteristics





## 8 Parameter Measurement Information

Input generator rate is 100 kbps, 50% duty cycle, rise or fall time is less than 6 ns, output impedance is 50 Ω.



Figure 6. Measurement of Driver Differential Output Voltage With Common-Mode Load



Figure 7. Measurement of Driver Differential and Common-Mode Output With RS-485 Load



Figure 8. Measurement of Driver Differential Output Rise and Fall Times and Propagation Delays



NOTE: D at 3 V to test non-inverting output, D at 0 V to test inverting output.

Figure 9. Measurement of Driver Enable and Disable Times With Active High Output and Pulldown Load



## **Parameter Measurement Information (continued)**



NOTE: D at 0 V to test non-inverting output, D at 3 V to test inverting output.

Figure 10. Measurement of Driver Enable and Disable Times With Active-Low Output and Pullup Load





Figure 11. Measurement of Receiver Output Rise and Fall Times and Propagation Delays

Copyright © 2007–2015, Texas Instruments Incorporated



## **Parameter Measurement Information (continued)**



Figure 12. Measurement of Receiver Enable and Disable Times With Driver Enabled



## **Parameter Measurement Information (continued)**



Figure 13. SN65HVD1781 Measurement of Receiver Enable Times With Driver Disabled



## 9 Detailed Description

#### 9.1 Overview

The SN65HVD178x devices are half-duplex RS-485 transceivers available in three speed grades suitable for data transmission up to 115 kbps, 1 Mbps, and 10 Mbps.

These devices feature a wide common-mode operating range and bus-pin fault protection up to  $\pm 70$  V. Each device has an active-HIGH driver enable and active-LOW receiver enable. A standby current of less than 1  $\mu$ A can be achieved by disabling both driver and receiver.

## 9.2 Functional Block Diagram



### 9.3 Feature Description

Internal ESD protection circuits protect the transceiver bus terminals against ±16 kV human body model (HBM) electrostatic discharges.

Device operation is specified over a wide temperature range from -40°C to 125°C.

### 9.3.1 70-V Fault Protection

The SN65HVD178x family of RS-485 transceivers is designed to survive bus pin faults up to ±70 V. The SN65HVD1782 will not survive a bus pin fault with a direct short to voltages above 30 V when:

- The device is powered on, AND
- The driver is enabled (DE = HIGH), AND
  - D = HIGH AND the bus fault is applied to the A pin, OR
  - D = LOW AND the bus fault is applied to the B pin

Under other conditions, the device will survive shorts to bus pin faults up to ±70 V. Table 1 summarizes the conditions under which the device may be damaged, and the conditions under which the device will not be damaged.

**Table 1. Device Conditions** 

| POWER | DE | D | A                                             | В                                                    | RESULTS          |
|-------|----|---|-----------------------------------------------|------------------------------------------------------|------------------|
| OFF   | Χ  | X | $-70 \text{ V} < \text{V}_{A} < 70 \text{ V}$ | $-70 \text{ V} < \text{V}_{\text{B}} < 70 \text{ V}$ | Device survives  |
| ON    | L  | Х | -70 V < V <sub>A</sub> < 70 V                 | –70 V < V <sub>B</sub> < 70 V                        | Device survives  |
| ON    | Н  | L | -70 V < V <sub>A</sub> < 70 V                 | $-70 \text{ V} < \text{V}_{\text{B}} < 30 \text{ V}$ | Device survives  |
| ON    | Н  | L | -70 V < V <sub>A</sub> < 70 V                 | 30 V < V <sub>B</sub>                                | Damage may occur |
| ON    | Н  | Н | -70 V < V <sub>A</sub> < 30 V                 | $-70 \text{ V} < \text{V}_{\text{B}} < 30 \text{ V}$ | Device survives  |
| ON    | Н  | Н | 30 V < V <sub>A</sub>                         | $-70 \text{ V} < \text{V}_{\text{B}} < 30 \text{ V}$ | Damage may occur |

#### 9.3.2 Receiver Failsafe

The SN65HVD178x family of half-duplex transceivers provides internal biasing of the receiver input thresholds in combination with large input-threshold hysteresis. At a positive input threshold of  $V_{IT+} = -35$  mV and an input hysteresis of  $V_{HYS} = 30$  mV, the receiver output remains logic high under bus-idle, bus-short, or open bus conditions in the presence of up to 130 mV<sub>PP</sub> differential noise without the need for external failsafe biasing resistors.



#### 9.3.3 Hot-Plugging

These devices are designed to operate in "hot swap" or "hot pluggable" applications. Key features for hot-pluggable applications are power-up and power-down glitch-free operation, default disabled input and output pins, and receiver failsafe.

As shown in Figure 1, an internal power-on reset circuit keeps the driver outputs in a high-impedance state until the supply voltage has reached a level at which the device will reliably operate. This ensures that no problems will occur on the bus pin outputs as the power supply turns on or turns off.

As shown in *Device Functional Modes*, the enable inputs have the feature of default disable on both the driver enable and receiver enable. This ensures that the device will neither drive the bus nor report data on the R pin until the associated controller actively drives the enable pins.

#### 9.4 Device Functional Modes

When the driver enable pin, DE, is logic high, the differential outputs A and B follow the logic states at data input D. A logic high at D causes A to turn high and B to turn low. In this case the differential output voltage defined as  $V_{OD} = V_A - V_B$  is positive. When D is low, the output states reverse, B turns high, A becomes low, and  $V_{OD}$  is negative.

When DE is low, both outputs turn high-impedance. In this condition the logic state at D is irrelevant. The DE pin has an internal pulldown resistor to ground, thus, when left open, the driver is disabled (high-impedance) by default. The D pin has an internal pullup resistor to  $V_{CC}$ , thus, when left open while the driver is enabled, output A turns high and B turns low.

| INPUT | ENABLE | OUTI | PUTS | FUNCTION                           |  |  |
|-------|--------|------|------|------------------------------------|--|--|
| D     | DE     | Α    | В    | FUNCTION                           |  |  |
| Н     | Н      | Н    | L    | Actively drive bus high            |  |  |
| L     | Н      | L H  |      | Actively drive bus low             |  |  |
| Х     | L      | Z    | Z    | Driver disabled <sup>(1)</sup>     |  |  |
| X     | OPEN   | Z    | Z    | Driver disabled by default (1)     |  |  |
| OPEN  | Н      | Н    | L    | Actively drive bus high by default |  |  |

**Table 2. Driver Function Table** 

When the receiver enable pin,  $\overline{RE}$ , is logic low, the receiver is enabled. When the differential input voltage defined as  $V_{ID} = V_A - V_B$  is positive and higher than the positive input threshold,  $V_{IT+}$ , the receiver output, R, turns high. When  $V_{ID}$  is negative and lower than the negative input threshold,  $V_{IT-}$ , the receiver output, R, turns low. If  $V_{ID}$  is between  $V_{IT+}$  and  $V_{IT-}$  the output is indeterminate.

When  $\overline{RE}$  is logic high or left open, the receiver output is high-impedance and the magnitude and polarity of  $V_{ID}$  are irrelevant. Internal biasing of the receiver inputs causes the output to go failsafe-high when the transceiver is disconnected from the bus (open-circuit), the bus lines are shorted (short-circuit), or the bus is not actively driven (idle bus).

Copyright © 2007–2015, Texas Instruments Incorporated

<sup>(1)</sup> When both the driver and receiver are disabled, the device enters a low-power standby mode.



### **Table 3. Receiver Function Table**

| DIFFERENTIAL INPUT           | ENABLE | OUTPUT | FUNCTION                         |
|------------------------------|--------|--------|----------------------------------|
| $V_{ID} = V_A - V_B$         | RE     | R      | FUNCTION                         |
| $V_{IT+} < V_{ID}$           | L      | Н      | Receive valid bus high           |
| $V_{IT-} < V_{ID} < V_{IT+}$ | L      | ?      | Indeterminate bus state          |
| $V_{ID} < V_{IT-}$           | L      | L      | Receive valid bus low            |
| X                            | Н      | Z      | Receiver disabled <sup>(1)</sup> |
| X                            | OPEN   | Z      | Receiver disabled by default (1) |
| Open-circuit bus             | L      | Н      | Fail-safe high output            |
| Short-circuit bus            | L      | Н      | Fail-safe high output            |
| Idle (terminated) bus        | L      | Н      | Fail-safe high output            |

<sup>(1)</sup> When both the driver and receiver are disabled, the device enters a low-power standby mode.



## 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 10.1 Application Information

The SN65HVD178x devices are half-duplex RS-485 transceivers commonly used for asynchronous data transmissions. The driver and receiver enable pins allow for the configuration of different operating modes.



Figure 14. Half-Duplex Transceiver Configurations

Using independent enable lines provides the most flexible control as it allows for the driver and the receiver to be turned on and off individually. While this configuration requires two control lines, it allows for selective listening into the bus traffic, whether the driver is transmitting data or not.

Combining the enable signals simplifies the interface to the controller by forming a single direction-control signal. In this configuration, the transceiver operates as a driver when the direction-control line is high, and as a receiver when the direction-control line is low.

Additionally, only one line is required when connecting the receiver-enable input to ground and controlling only the driver-enable input. In this configuration, a node not only receives the data from the bus, but also the data it sends and can verify that the correct data have been transmitted.

#### 10.2 Typical Application

An RS-485 bus consists of multiple transceivers connecting in parallel to a bus cable. To eliminate line reflections, each cable end is terminated with a termination resistor,  $R_T$ , whose value matches the characteristic impedance,  $Z_0$ , of the cable. This method, known as parallel termination, allows for higher data rates over longer cable length.



Figure 15. Typical RS-485 Network With Half-Duplex Transceivers

(1)



## **Typical Application (continued)**

#### 10.2.1 Design Requirements

RS-485 is a robust electrical standard suitable for long-distance networking that may be used in a wide range of applications with varying requirements, such as distance, data rate, and number of nodes.

#### 10.2.1.1 Data Rate and Bus Length

There is an inverse relationship between data rate and bus length, meaning the higher the data rate, the shorter the cable length; and conversely, the lower the data rate, the longer the cable may be without introducing data errors. While most RS-485 systems use data rates from 10 kbps to 100 kbps, some applications require data rates up to 250 kbps at distances of 4000 feet and longer. Longer distances are possible by allowing for small signal jitter of up to 5% or 10%.



Figure 16. Cable Length vs Data Rate Characteristic

Even higher data rates are achievable (for example, 10 Mbps for the SN65HVD1782) in cases where the interconnect is short enough (or has suitably low attenuation at signal frequencies) to not degrade the data.

#### 10.2.1.2 Stub Length

When connecting a node to the bus, the distance between the transceiver inputs and the cable trunk, known as the stub, should be as short as possible. Stubs present a non-terminated piece of bus line which can introduce reflections as the length of the stub increases. As a general guideline, the electrical length, or round-trip delay, of a stub should be less than one-tenth of the rise time of the driver, thus giving a maximum physical stub length as shown in Equation 1.

 $L_{stub} \le 0.1 \times t_r \times v \times c$ 

#### where

- $t_r$  is the 10/90 rise time of the driver
- c is the speed of light  $(3 \times 10^8 \text{ m/s})$
- v is the signal velocity of the cable or trace as a factor of c

#### 10.2.1.3 Bus Loading

The RS-485 standard specifies that a compliant driver must be able to driver 32 unit loads (UL), where 1 unit load represents a load impedance of approximately 12 k $\Omega$ . The SN65HVD1780 and SN65HVD1781 are 1/10 unit load transceivers, and so up to 320 can be placed on a common bus. The SN65HVD1782 is a 1/2 unit load transceiver, so up to 64 can share a bus.

#### 10.2.1.4 Receiver Failsafe

The differential receivers of the SN65HVD178x family are "failsafe" to invalid bus states caused by:

- Open bus conditions, such as a disconnected connector
- Shorted bus conditions, such as cable damage shorting the twisted-pair together
- Idle bus conditions that occur when no driver on the bus is actively driving



## **Typical Application (continued)**

In any of these cases, the differential receiver will output a failsafe logic High state so that the output of the receiver is not indeterminate.

Receiver failsafe is accomplished by offsetting the receiver thresholds such that the "input indeterminate" range does not include zero volts differential. To comply with the RS-422 and RS-485 standards, the receiver output must output a High when the differential input  $V_{ID}$  is more positive than +200 mV, and must output a Low when  $V_{ID}$  is more negative than -200 mV. The receiver parameters which determine the failsafe performance are  $V_{IT(+)}$ ,  $V_{IT(-)}$ , and  $V_{HYS}$  (the separation between  $V_{IT(+)}$  and  $V_{IT(-)}$ ). As shown in the *Electrical Characteristics*, differential signals more negative than -200 mV will always cause a Low receiver output, and differential signals more positive than +200 mV will always cause a High receiver output.

When the differential input signal is close to zero, it is still above the maximum  $V_{IT(+)}$  threshold of -35 mV, and the receiver output will be High. Only when the differential input is more than  $V_{HYS}$  below  $V_{IT(+)}$  will the receiver output transition to a Low state. Therefore, the noise immunity of the receiver inputs during a bus fault condition includes the receiver hysteresis value,  $V_{HYS}$ , as well as the value of  $V_{IT(+)}$ .



Figure 17. SN65HVD178x Noise Immunity Under Bus Fault Conditions

### 10.2.2 Detailed Design Procedure

Although the SN65HVD178x family is internally protected against human-body-model ESD strikes up to 16 kV, additional protection against higher-energy transients can be provided at the application level by implementing external protection devices.



Figure 18. RS-485 Transceiver With External Transient Protection



## **Typical Application (continued)**

Figure 18 shows a protection circuit intended to withstand 8-kV IEC ESD (per IEC 61000-4-2) as well as 4-kV EFT (per IEC 61000-4-4).

**Table 4. Bill of Materials** 

| DEVICE | FUNCTION                                 | ORDER NUMBER       | MANUFACTURER |
|--------|------------------------------------------|--------------------|--------------|
| XCVR   | RS-485 Transceiver                       | SN65HVD1781        | TI           |
| R1,R2  | 10 Ω, Pulse-Proof Thick-Film Resistor    | CRCW0603010RJNEAHP | Vishay       |
| TVS    | Bidirectional 600-W Transient Suppressor | SMBJ43CA           | Littelfuse   |

## 10.2.3 Application Curve



Figure 19. SN65HVD1780 Differential Output at 115 kbps



## 11 Power Supply Recommendations

To assure reliable operation at all data rates and supply voltages, each supply should be buffered with a 100-nF ceramic capacitor located as close to the supply pins as possible. The TPS76350 is a linear voltage regulator suitable for the 5-V supply.

## 12 Layout

## 12.1 Layout Guidelines

On-chip IEC-ESD protection is good for laboratory and portable equipment but often insufficient for EFT and surge transients occurring in industrial environments. Therefore robust and reliable bus node design requires the use of external transient protection devices.

Because ESD and EFT transients have a wide-frequency bandwidth from approximately 3 MHz to 3 GHz, high-frequency layout techniques must be applied during PCB design.

- 1. Place the protection circuitry close to the bus connector to prevent noise transients from entering the board.
- 2. Use VCC and ground planes to provide low-inductance. Note that high-frequency currents follow the path of least inductance and not the path of least impedance.
- 3. Design the protection components into the direction of the signal path. Do not force the transient currents to divert from the signal path to reach the protection device.
- 4. Apply 100-nF to 220-nF bypass capacitors as close as possible to the VCC pins of the transceiver, UART, or controller ICs on the board.
- 5. Use at least two vias for VCC and ground connections of bypass capacitors and protection devices to minimize effective via-inductance.
- 6. Use  $1-k\Omega$  to  $10-k\Omega$  pullup and pulldown resistors for enable lines to limit noise currents in these lines during transient events.
- 7. While pure TVS protection is sufficient for surge transients up to 1 kV, higher transients require metal-oxide varistors (MOVs) which reduce the transients to a few hundred volts of clamping voltage, and transient blocking units (TBUs) that limit transient current to less than 1 mA.

#### 12.2 Layout Example



Figure 20. SN65HVD178x Half-Duplex Layout Example



## 13 Device and Documentation Support

### 13.1 Device Support

## 13.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

### 13.2 Documentation Support

### 13.2.1 Related Documentation

For related documentation, see the following:

SN65HVD17xx Fault-Protected RS-485 Transceivers With Extended Common-Mode Range, SLLS872

#### 13.3 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 5. Related Links

| PART        | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|-------------|----------------|--------------|---------------------|---------------------|---------------------|
| SN65HVD1780 | Click here     | Click here   | Click here          | Click here          | Click here          |
| SN65HVD1781 | Click here     | Click here   | Click here          | Click here          | Click here          |
| SN65HVD1782 | Click here     | Click here   | Click here          | Click here          | Click here          |

### 13.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

TI Embedded Processors Wiki Texas Instruments Embedded Processors Wiki. Established to help developers get started with Embedded Processors from Texas Instruments and to foster innovation and growth of general knowledge about the hardware and software surrounding these devices.

#### 13.5 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 13.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 13.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.





## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2007–2015, Texas Instruments Incorporated





14-Oct-2014

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|----------------------|---------|
| SN65HVD1780D     | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 105   | VP1780               | Samples |
| SN65HVD1780DG4   | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 105   | VP1780               | Samples |
| SN65HVD1780DR    | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 105   | VP1780               | Samples |
| SN65HVD1780DRG4  | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 105   | VP1780               | Samples |
| SN65HVD1780P     | ACTIVE | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | N / A for Pkg Type | -40 to 105   | 65HVD1780            | Samples |
| SN65HVD1781D     | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | VP1781               | Samples |
| SN65HVD1781DG4   | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | VP1781               | Samples |
| SN65HVD1781DR    | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | VP1781               | Samples |
| SN65HVD1781DRG4  | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | VP1781               | Samples |
| SN65HVD1781P     | ACTIVE | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | N / A for Pkg Type | -40 to 105   | 65HVD1781            | Samples |
| SN65HVD1782D     | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 105   | VP1782               | Samples |
| SN65HVD1782DG4   | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 105   | VP1782               | Samples |
| SN65HVD1782DR    | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 105   | VP1782               | Samples |
| SN65HVD1782DRG4  | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | -40 to 105   | VP1782               | Samples |
| SN65HVD1782P     | ACTIVE | PDIP         | Р                  | 8    | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | N / A for Pkg Type | -40 to 105   | 65HVD1782            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.



## PACKAGE OPTION ADDENDUM



14-Oct-2014

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN65HVD1781:

Automotive: SN65HVD1781-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

## PACKAGE MATERIALS INFORMATION

www.ti.com 14-Oct-2014

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65HVD1780DR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65HVD1781DR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65HVD1782DR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 14-Oct-2014



\*All dimensions are nominal

| 7 III GITTIOTOTOTO GEO TIOTTIITIGI |              |                 |      |      |             |            |             |
|------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN65HVD1780DR                      | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| SN65HVD1781DR                      | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| SN65HVD1782DR                      | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |

# P (R-PDIP-T8)

## PLASTIC DUAL-IN-LINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-001 variation BA.



## D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity